

# **EE5003 Project Report**

# Device Modeling of Oxide Semiconductor Based Thin Film Transistors (TFTs)

Zhang Wei

A0232801U

E0724600@u.nus.edu

## **ABSTRACT**

Extremely scaled amorphous InGaZnO thin film transistors (a-IGZO TFTs) can meet the increasing demand of high-density and low-power in emerging memory design. Traditional multiple trapping and release (MTR) carrier transport and effective mobility model with arbitrary energy distribution of traps in a-IGZO TFTs compact model are done for long channel a-IGZO TFTs, however, leading to error for scaled devices. To address this, a carrier transport physics-based compact model is proposed accounting for the effect of scaling on the device and material properties. Particularly, it is achieved with corrected hopping and percolation models derived using saturation transition function introduced by MIT virtual source model. Effective mobility, contact resistance and defects determine the performance for sub-micron and deep sub-micron scaled a-IGZO device. Final projections of transfer characteristics, output characteristic and transconductance are in excellent agreement with experiments, when considering extreme-scaling induced severe short channel and contact effect, such as drain-induced barrier lowing (DIBL) and effective mobility degradation due to source and drain series resistance. According to our compact model, a group of short-channel a-IGZO TFTs can be packaged into manager library in Cadence Virtuoso using Verilog-A language, contributing to future flexible logic circuit design. It also indicates a great potential for a-IGZO-based 3D logic-in-memory system that can broaden Moore's law.

Key Words: a-IGZO TFTs; multiple trapping and release (MTR); contact effect; drain-induced barrier lowing (DIBL); effective mobility degradation; 3D logic-in-memory system

## **ACKNOWLEDGMENT**

I would like to express my gratitude to all those who helped me during the instruction of simulation and writing of this report. I acknowledge the help and of my supervisor, Prof. Gong Xiao, who has provided me with a lot of suggestions and guidance in academic studies and helped me to perform better in the presentation. Under the support and encouragement of Prof. Gong, I can successfully complete my project. Besides, I also want to express my great gratitude to Dr Han Kaizhen, who has also offered me a number of suggestions to my project.

Finally, I would like to express my gratitude again to all people who helped and supported me during the whole process of my work. And I will put my effort to make much greater progress and contributions in my future research.

# **CONTENTS**

| ABSTRACT                                            | 1  |
|-----------------------------------------------------|----|
| ACKNOWLEDGMENTS                                     | 2  |
| CONTENTS                                            | 3  |
| LIST OF FIGURES                                     | 7  |
| LIST OF TABLES                                      | 13 |
|                                                     |    |
| CHAPTER 1 INTRODUCTION                              | 12 |
| 1.1 RESEARCH BACKGROUND                             | 12 |
| 1.2 Project Objective                               | 14 |
| 1.3 Main Work                                       | 15 |
|                                                     |    |
| CHAPTER 2 FUNDAMENTALS                              | 16 |
| 2.1 Amorphous Semiconductor Material Theory         | 16 |
| 2.1.1 Wavefunction of Electron in Disordered System | 16 |
| 2.1.2 Mobility Edge                                 | 17 |
| 2.1.3 Energy Band Structure and Theory              | 18 |
| 2.1.4 Disordered System Conduction Theory           | 20 |
| 2.2 FUNDAMENTALS OF INGAZNO THIN FILM TRANSISTOR    | 21 |
| 2.2.1 IGZO Material Properties                      | 21 |
| 2.2.2 IGZO TFTs Structure                           | 21 |
| 2.2.3 Operation Mode of IGZO TFTs                   | 22 |
| 2.3 THRESHOLD VOLTAGE SHIFT EFFECT                  | 23 |
| 2.3.1 Drain Induced Barrier Lowing (DIBL) Effect    | 23 |
| 2.3.2 Trap Effect                                   | 24 |

| 2.3.3 Positive Bias Threshold Instability (PBTI)            | 25        |
|-------------------------------------------------------------|-----------|
| 2.3.4 Negative Bias Threshold Instability (NBTI)            | 26        |
| 2.4 DEVICE FABRICATION                                      | 26        |
|                                                             |           |
| CHAPTER 3 LITERATURE REVIEW                                 | 27        |
| 3.1 MULTIPLE TRAPPING AND RELEASE (MTR) TRANSPORT MECHANISM | 27        |
| 3.2 FIELD EFFECT MOBILITY MODEL IN OXIDE SEMICONDUCTOR      | THIN FILM |
| TRANSISTORS WITH ARBITRARY ENERGY DISTRIBUTION OF TRAPS     | 29        |
|                                                             |           |
| CHAPTER 4 ANALYTICAL MODEL                                  | 31        |
| 4.1 VOLTAGE DEPENDENT ABOVE THRESHOLD CURRENT MODEL         | 31        |
| 4.2 VOLTAGE DEPENDENT BELOW THRESHOLD CURRENT MODEL         | 32        |
| 4.3 Unified Analytical Voltage versus Current Model         | 33        |
|                                                             |           |
| CHAPTER 5 METHOD AND ANALYSIS                               | 34        |
| 5.1 LEVENBERG-MARQUARDT (LM) ALGORITHM                      | 34        |
| 5.2 DIBL Coefficient Extraction $\delta$                    | 34        |
| 5.3 CONTACT RESISTANCE EXTRACTION $R_{SD}$                  | 36        |
| 5.4 Effective Mobility Extraction $\mu_{eff}$               | 41        |
|                                                             |           |
| CHAPTER 6 RESULTS AND DISCUSSION                            | 43        |
| 6.1 Transfer Characteristic Curve                           | 43        |
| 6.2 Transconductance                                        | 44        |
| 6.3 OUTPUT CHARACTERISTIC CURVE                             | 46        |
| 6.4 DIBL COEFFICIENT VARIATION                              | 48        |

| CHAPTER 7 CONCLUSION                              | 49 |
|---------------------------------------------------|----|
|                                                   |    |
| CHAPTER 8 FUTURE WORK                             | 50 |
| 8.1 GATE LEAKAGE CURRENT MODEL                    | 50 |
| 8.2 IGZO COMPACT MODEL IN NANO-SCALE              | 51 |
| 8.3 COMPUTER INTERPRETATION OF IGZO COMPACT MODEL | 52 |
|                                                   |    |
| REFERENCES                                        | 54 |

# LIST OF FIGURES

| Fig 1.1.1 DEVELOPMENT OF MOORE'S LAW AND NOVEL NANO-SCALE        |
|------------------------------------------------------------------|
| DEVICES                                                          |
| Fig 1.1.2 Three dimensional stacked transistors structure for    |
| SENSING-MEMORIZING-COMPUTING INTEGRATION                         |
| Fig 1.1.3 IGZO TFTs show great integration density for logic-in- |
| MEMORY STRUCTURE10                                               |
| Fig 2.1.1 Distribution model of 1D amorphous potential field and |
| ELECTRON STATES                                                  |
| Fig 2.1.2 Wavefunction of electrons in amorphous solid states10  |
| Fig 2.1.3 Electron states in amorphous material                  |
| Fig 2.1.4 CFO MODEL AND CFO-LIKE MODEL                           |
| Fig 2.1.5 Energy band model of amorphous semiconductor           |
| MATERIAL INVOLVING IN DEEP STATES                                |
| Fig 2.1.6 Distribution of tail states and deep states in energy  |
| BAND                                                             |
| Fig 2.1.7 Electron hopping process between localized             |
| STATES                                                           |
| Fig 2.2.1 BOTTOM GATE STRUCTURE OF IGZO TFTS10                   |
| Fig 2.2.2 Top gate structure of IGZO TFTs10                      |

| Fig 2.2.3 Energy band of hopping current conduction                  |
|----------------------------------------------------------------------|
| MECHANISM                                                            |
| Fig 2.3.1 Energy band of DIBL effect simulated in Silvaco            |
| TCAD                                                                 |
| Fig 2.3.2 DIBL COEFFICIENT CALCULATION METHOD THROUGH TRANSFER       |
| CHARACTERISTIC CURVE IN LOG-SCALE10                                  |
| Fig 2.3.3 The condition of interface states affected by the gate     |
| BIAS                                                                 |
| Fig 3.1.1 SCHEMATIC VIEW OF THE MTR-TRANSPORT MECHANISM. A           |
| CHARGE CARRIER (FILLED CIRCLE) FROM THE CONDUCTION BAND IS TRAPPED   |
| INTO A LOCALIZED SITE IN THE GAP. AFTER A THERMAL EXCITATION, IT CAN |
| RETURN IN THE EXTENDED STATE WHERE IT IS FREE TO MOVE. THE           |
| TRANSPORT TAKES PLACE BY MEANS OF MTR EVENTS10                       |
| Fig 5.3.1 SCHEMATIC VIEW OF SOURCE AND DRAIN SERIES RESISTANCE10     |
| Fig 5.3.2 Contact resistance extraction by using transfer length     |
| METHOD (TLM)10                                                       |
| Fig 5.3.3 The function of total resistance vs driving voltage for    |
| IGZO TFT WITH L <sub>CH</sub> =1UM10                                 |
| Fig 5.3.4 The function of total resistance vs driving voltage for    |
| IGZO TFT WITH L <sub>CH</sub> =500nm10                               |
| Fig 5.3.5 The function of total resistance vs driving voltage for    |
| IGZO TFT WITH L <sub>CH</sub> =200NM10                               |

| Fig 5.3.6 Comparison of all resistance for IGZO TFTs with              |
|------------------------------------------------------------------------|
| DIFFERENT CHANNEL LENGTH                                               |
| Fig 5.3.7 Source and drain resistance extraction and fitted            |
| FUNCTION                                                               |
| Fig 5.4.1 Effective mobility extraction and fitted function when       |
| CONSIDERING CONTACT EFFECT FOR IGZO TFTs with $L_{CH}$ =1um10          |
| Fig 5.4.2 Effective mobility extraction and fitted function when       |
| CONSIDERING CONTACT EFFECT FOR IGZO TFTs with $L_{CH}$ =500nm10        |
| Fig 5.4.3 Effective mobility extraction and fitted function when       |
| CONSIDERING CONTACT EFFECT FOR IGZO TFTs with $L_{\text{CH}}$ =200nm10 |
| Fig 6.1.1 Comparison of transfer characteristic curve between          |
| EXPERIMENTAL DATA AND OUR UNIFIED COMPACT MODEL FOR IGZO TFTS          |
| WITH L <sub>CH</sub> =1UM10                                            |
| Fig 6.1.2 Comparison of transfer characteristic curve between          |
| EXPERIMENTAL DATA AND OUR UNIFIED COMPACT MODEL FOR IGZO TFTS          |
| WITH L <sub>CH</sub> =500NM10                                          |
| Fig 6.1.3 Comparison of transfer characteristic curve between          |
| EXPERIMENTAL DATA AND OUR UNIFIED COMPACT MODEL FOR IGZO TFTS          |
| WITH L <sub>CH</sub> =200NM                                            |
| Fig 6.2.1 Comparison of transconductance between experimental          |
| DATA AND OUR COMPACT MODEL FOR IGZO TFTs WITH L <sub>CH</sub> =1um10   |
| Fig 6.2.2 Comparison of transconductance between experimental          |

| DATA              | AND                 | OUR      | COMPACT      | MODEL      | FOR     | IGZO                 | TFTs     | WITH   |
|-------------------|---------------------|----------|--------------|------------|---------|----------------------|----------|--------|
| L <sub>CH</sub> = | 500nm               | •••••    | •••••        |            | •••••   |                      |          | 10     |
| Fig 6             | .2.3 Col            | MPARIS(  | ON OF TRANS  | CONDUCTA   | ANCE B  | ETWEEN               | EXPERIM  | IENTAL |
| DATA              | AND OU              | R COMP   | ACT MODEL I  | FOR IGZO   | TFTs v  | VITH L <sub>CH</sub> | =200nm   | 10     |
| Fig 6             | 5.3.1 Co            | OMPARI   | SON OF OUT   | TPUT CHAI  | RACTER  | ISTIC CU             | JRVE BE  | TWEEN  |
| EXPE              | RIMENTA             | L DATA   | AND OUR U    | NIFIED COM | МРАСТ I | MODEL F              | or IGZC  | ) TFTs |
| WITH              | L <sub>CH</sub> =1U | M        | •••••        | ••••••     | •••••   | •••••                | •••••    | 10     |
| Fig (             | 6.3.2 Co            | OMPARI   | SON OF OUT   | TPUT CHAI  | RACTER  | ISTIC CU             | JRVE BE  | TWEEN  |
| EXPE              | RIMENTA             | L DATA   | AND OUR U    | NIFIED COM | МРАСТ I | MODEL F              | OR IGZO  | ) TFTs |
| WITH              | L <sub>CH</sub> =50 | 0nm      | •••••        | ••••••     | •••••   | •••••                | •••••    | 10     |
| Fig 6             | 5.3.3 Co            | MPARIS   | ON OF TRAN   | ISFER CHA  | RACTE   | RISTIC CU            | URVE BE  | TWEEN  |
| EXPEI             | RIMENTA             | L DATA   | AND OUR U    | NIFIED CON | МРАСТ I | MODEL F              | or IGZC  | ) TFTs |
| WITH              | L <sub>CH</sub> =20 | 0nm      | •••••        | ••••••     | •••••   | •••••                | •••••    | 10     |
| Fig               | 6.4.1 C             | OMPARI   | SON OF DI    | BL COEF    | FICIENT | VARIA                | ΓΙΟΝ BE  | TWEEN  |
| EXPEI             | RIMENT A            | AND CO   | MPACT MODE   | L          | •••••   | •••••                | •••••    | 10     |
| Fig 8             | .1.1 Dev            | ICE ANI  | D ENERGY BA  | ND STRUC   | TURE O  | F GIDL (             | CURRENT  | 10     |
| Fig 8             | .2.1 (A)            | SCHEM    | ATIC FOR A-I | GZO TFT    | AT NA   | NOSCALE              | E WITH B | OTTOM  |
| GATE              | . (B) SE            | ЕМ ІМА   | GES OF THE   | FABRICA    | TED A-  | IGZO T               | FTs wi   | гн тне |
| CHAN              | NEL LEN             | IGTH AT  | 200 NM AND   | 38 nm, w   | HICH US | SED 10 N             | м НгО2   | AS THE |
| GATE              | DIELECT             | TRIC. (C | ) SCHEMATIO  | OF THE T   | RANSIT  | ION FROM             | M TRADI  | ΓΙΟΝΑL |
| TO CI             | RITICAL             | AND PA   | ATH-LIMITED  | CONDUCT    | ION AS  | THE CH               | ANNEL L  | ENGTH  |
| SCAL              | NG. CR              | ITICAL   | TRANSPORT    | IS TO IN   | NTRODU  | CE THE               | RELATI   | ONSHIP |

| BETWEEN THE PERCOLATION THRESHOLD AND THE CHANNEL LENGTH INTO  |
|----------------------------------------------------------------|
| TRADITIONAL PM. MCP CONDUCTION IS SUITABLE FOR ULTRA-SCALED    |
| CHANNEL, AND EXHIBITS A PATH-LIMITED FEATURE AND POWER-LAW T-  |
| DEPENDENCE                                                     |
| Fig 8.3.1 CIRCUIT DESIGN AND SIMULATION FLOW IN CADENCE DESIGN |
| Environment                                                    |
| Fig 8.3.2 SCHEMATIC OF IGZO TFT NMOS INVERTER10                |

# LIST OF TABLES

| TABLE I EXTRACTION RESULTS OF THRESHOLD VOLTAGE AND DIBL   |
|------------------------------------------------------------|
| COEFFICIENT 10                                             |
| TABLE II COMPARISON BETWEEN DIFFERENT MATHEMATIC ITERATION |
| ALGORITHM10                                                |
| TABLE III EXTRACTION RESULTS OF SOURCE AND DRAIN SERIES    |
| RESISTANCE10                                               |
| TABLE IV EXTRACTION RESULTS OF EFFECTIVE CARRIER           |
| MOBILITY10                                                 |
| TABLE V COMPARISON OF MAXIMUM TRANSCONDUCTANCE BETWEEN     |
| EXPERIMENT AND COMPACT MODEL                               |
| TABLE VII COMPARISON BETWEEN DIFFERENT MODEL               |
| Languages10                                                |

## **CHAPTER 1 INTRODUCTION**

## 1.1 Research Background

As approaching the end of Moore's law, the transistor gate length has scaled to less than 20 nm. More Moore's and More than Moore's has become the top priority of scientists' research. 3D nano-scaled integrated systems based on stacked layer structure is obviously a potential solution. By developing semiconductors with high electron mobility channel material system and good integration compatibility as the interlayer, monolithic 3D integration of the system can be realized eventually to integrate emerging memory, logic devices, RF devices, sensors, etc., connected together to achieve system-level chip performance.

Faster operation speed is required to enhance transistors performance. Extensive research efforts have been made to use high mobility channel materials to further push the device performance for future high performance and low power logic applications as well as ultra-high frequency RF applications. Lower power consumption means emerging memories are also required to develop. To achieve this goal, researchers have made major efforts to develop solid-state devices, including non-volatile memory resistors, to simulate biological synaptic behavior. The rapid development of intelligent tasks such as artificial intelligence, big data analysis, autonomous driving, voice and image recognition has put forward higher requirements for computing speed and energy consumption.

Higher device density is based on the novel system integration platform. Nowadays, pathways for extending Moore's law beyond device dimension downscaling are highly desired, e.g. three dimensional integration techniques. However, as the most widely used monolithic integration compatible channel materials, hydrogenated amorphous silicon (a-Si:H) and low-temperature polysilicon (LTPS) cannot meet the increasing demand on device performance due to poor mobility or large device to device variation. Benefiting from their amorphous nature and bonding structure,



Fig. 1.1.1 Development of Moore's law and novel nano-scale devices.

amorphous oxide semiconductors have advantages including low process temperature, moderate mobility, and decent large size uniformity, showing a great potential to be a key enabler in future monolithic three dimension (3D) integrated nanoelectronic and photonic systems. In addition, with excellent flexibility and high transparancy, amorphous oxide semiconductors, e.g. Indium-Gallium-Zinc-Oxide and Zinc-Oxide, have been widely used in applications ranging from large size flat panel displays to flexible portable devices.



Fig. 1.1.2 3D stacked transistors structure for sensing-memorizing-computing integration.



Fig. 1.1.3 IGZO TFTs show great integration density for logic-in-memory structure.

The reasons why IGZO TFTs have great potential to the future 3D monolithic integration are demonstrated following.

First of all, amorphous oxide semiconductors can be deposited directly on the amorphous layer such as SiO<sub>2</sub> and SiN which are widely used in BEOL with large scale and cost effectiveness.

Besides, mobilities are in the range of 10 to 100 cm2/V.s, much higher than that of a-Si (~1cm2/V.s). Simultaneously, the off-state current of IGZO TFTs is even smaller than both a-Si and polysilicon TFTs.

Additionally, the temperature for both materials deposition and device fabrication can be less than 450. Layer by layer deposition and device fabrication can be realized.

Eventually, it can flexible number of layers and have the pretty low cost.

# 1.2 Project Objective

The purpose of this project is to build a suitable compact model that can fit with the experimental data with reasonable device parameters, which means this model holds on the similar important parameters compared with the device fabricated in cleanroom, such as threshold voltage, subthreshold swing, DIBL coefficient, effective carrier mobility, etc. Simultaneously, this model can also reflect some electrical characteristic corresponding to the carrier transport behavior of fabricated device.

The potential research direction of this project is to build the SPICE model and

package into the manager library in Cadence Virtuoso, so that can contribute to NMOS logic circuit design or analog circuit simulation using amplifiers. Then further research will aim at the compact model of sub-100nm channel length IGZO TFTs, which has great potential to 3D monolithic integration for stacked transistor technology and logic-in-memory circuit.

#### 1.3 Main Work

In this project, first of all, I reviewed device physics of ultra-scaled thin film transistors and then spent much time learning basic knowledge of amorphous metal oxide semiconductor material theory and relating carrier transport for thin film transistors with amorphous material channel by doing literature review.

Then I learned the methodology of device modeling and explore how to build a compact model for the IGZO-based transistors gradually, which considers the different carrier transport in the channel, short channel effect and the effect of source and drain series resistance. In addition, on thing that is pretty significant is to find the proper mathematical processing or create the transition function to unify the splitting analytical model separated by the different operation mode of the transistor. For example, to find the new way that can combine the subthreshold model and above threshold model to a unified one, as well as make the model illustrating transistors operating at linear region and saturation region, respectively, become a completely new one by building the proper transition function.

By using suitable iteration and fitting algorithm, the simulated results based on the analytical model can be able to fit with the experimental data with reasonable device parameters.

#### **CHAPTER 2 FUNDAMENTALS**

## 2.1 Amorphous Semiconductor Material Theory

## 2.1.1 Wavefunction of Electron in Disordered System

Amorphous material means that the atoms in the material no longer have obvious periodic arrangement, while show the properties of both short-range order and long-range disorder. Short-range order means that around an atom, the arrangement of several atoms bonded to it still exhibits structural characteristics, which is similar to crystalline materials. Long-range disorder means that from the macroscopic point of view of the whole material, the arrangement of atoms is disordered, and the distribution of chemical bonds appears as a random network.

In the field of thin film transistors, two commonly used amorphous materials are amorphous silicon (a-Si) thin film materials and amorphous InGaZnO (a-IGZO) thin film materials. Amorphous silicon is a kind of covalent compound in which each silicon atom forms a covalent bond with an adjacent silicon atom. However, IGZO is an ionic compound material obtained by simultaneously doping two elements, In and Ga, into ZnO thin film.

In 1958, physicist P. W. Anderson published his famous results in the field of amorphous semiconductors. Fig. 2.1.1 shows the one-dimensional amorphous potential field and the distribution model of the electronic energy state used by Anderson when feasting on the electronic energy state in the amorphous solid.

As can be seen from Fig. 2.1.1, the model assumes that the arrangement of lattice atoms is still periodic, but the potential field around the atoms has a certain distribution on the basis of a certain average value, and the distribution width is  $V_0$ . Under this action, the intrinsic state wave function of the electron obtained by solving the Schrödinger equation will no longer be a Bloch function (wavefunction that satisfies Bloch's theorem), but there are two intrinsic states wavefunction, which are called extended states wavefunction and localized states wavefunction.



Fig. 2.1.1 Distribution model of 1D amorphous potential field and electron states.



Fig. 2.1.2 Wavefunction of electrons in amorphous solid states.

## 2.1.2 Mobility Edge

After Anderson proposed the local state theory, N. F. Mott developed the concept of mobility edge on this basis. Mott believes that the electrons in the amorphous solid are not all localized at the same time, but the localization of the electron energy lift first occurs in the energy region of the shadow as shown in Fig. 2.1.3. The localized electronic energy states are called tailed states. The energy state between  $E_C$  and  $E_{C'}$  is called the extended state. As the degree of amorphization of the material increases, the energy separation between  $E_C$  and  $E_{C'}$  gradually decreases. If the degree of amorphization of the material is so high that the electronic energy states in it are all localized,  $E_C$  and  $E_{C'}$  coincide. In these two split amorphous materials, the energy boundary between the extended state and the tailed state is called the mobility edge. The mobility edge is a fundamental concept in the physics of amorphous semiconductors.



Fig. 2.1.3 Electron states in amorphous material.

## 2.1.3 Energy Band Structure and Theory

The earliest proposed band structure of amorphous semiconductor materials is shown in Fig .2.1.4, which is called CFO model. This model assumes that the band structures of amorphous and crystalline semiconductor materials are similar. Both two types of material have conduction band, valence band, and forbidden band between them. However, the difference is that in amorphous materials, due to the amorphization of the structure, the energy state of electrons appears in the bandgap, which is called tail states. CFO model believes that the tail states at the bottom of the conduction band are electron acceptor states, while the tail states at the top of the valence band are electron donor states or hole acceptor states.

CFO model also considers that the tail states at the bottom of the conduction band and the top of the valence band overlap each other at the center of the bandgap. The Fermi level is pinned in this overlapping region. According to this model, when a kind of material is irradiated with photons of energy less than its bandgap, the photons are absorbed. The reason is that when the energy of the photon is equivalent to that of an electron in the defect state, the energy of the photon is absorbed by the electron, and the electron undergoes a transition after absorbing the energy. But experiments have found that many amorphous materials are transparent to infrared even visible light. This shows that the defect states in the bandgap of amorphous semiconductor materials do not spread over the entire band gap energy range as thought in the CFO model. Based on this, some researchers propose a model as shown in Fig. 2.1.4. The basic structure



Fig. 2.1.4 CFO model and CFO-like model.

of this model is similar to the CFO model, except that the tail states of electrons in the forbidden band only exist in part of the energy range of the bottom of the conduction band and the top of the valence band, distributed from  $E_A$  to  $E_C$  at the bottom of the conduction band and  $E_V$  at the top of the valence band to  $E_B$  energy range. Obviously, this model believes that the defect states in amorphous materials all originate from the band tails caused by the amorphization of the material structure, and the Fermi level is pinned at the center of the bandgap. This also deviates from the distribution of defect states in real amorphous materials.

At present, the general understanding of the band structure of amorphous materials is the model shown in Fig .2.1.5. The model believes that in amorphous semiconductor materials, in addition to structural amorphization, there are other structural defects. These structural defects also introduce electronic energy states in the forbidden band. The difference is that the level tails introduced by these structural defects are deep levels. These deep levels are closer to the center of the forbidden band relative to the band tail states. Deep energy levels also have donor and acceptor states. The donor state of an electron is an energy position below the Fermi level, and the acceptor state is an energy position above the Fermi level. For some amorphous semiconductor materials, the donor and acceptor states of the deep level may overlap at the center of the band gap. This suggests that the deep energy levels at the overlapping positions can be either donor or acceptor states.



Fig. 2.1.5 Energy band model of amorphous semiconductor material involving in deep states.



Fig. 2.1.6 Distribution of tail states and deep states in energy band.

## 2.1.4 Disordered System Conduction Theory

The states of electrons in amorphous materials can be roughly divided into two categories: one type of electrons is located in an extended state, and under the action of an external bias voltage or temperature, its behavior is similar to that of conducting electrons in crystalline materials. Another type of electrons are located in defect states. These two states of electrons determine the conductivity properties of amorphous semiconductor materials.

The electrons in the extended state, in the non-degenerate case, have a concentration distribution that satisfies the Boltzmann equation.



Fig. 2.1.7 Electron hopping process between localized states.

Electrons in the band tail state can jump from one localized state to another under the action of an external bias voltage or temperature, forming another conduction mechanism, as shown in Fig. 2.1.7.

## 2.2 Fundamentals of InGaZnO Thin Film Transistor

## 2.2.1 IGZO Material Properties

Amorphous metal oxide IGZO is an ionic compound material composed of In<sub>2</sub>O<sub>3</sub>, Ga<sub>2</sub>O<sub>3</sub> and ZnO, and the bandgap width is about 3.5eV. It is an N-type semiconductor material. The In<sup>3+</sup> ions in In<sub>2</sub>O<sub>3</sub> can form a 5*s* electron orbital at the microscopic level, which can greatly improve the transport speed of carriers, thus improving the electron mobility. Ga<sub>2</sub>O<sub>3</sub> has extremely strong ionic bonds, which can strongly inhibit the generation of O<sup>2-</sup> vacancies. The divalent Zn in ZnO can form a very stable tetrahedral structure, which can make the metal oxide IGZO form a stable amorphous structure. In view of the above factors, metal oxide IGZO is more suitable for making thin film transistors with high mobility.

#### 2.2.2 IGZO TFTs Structure

For the structure of the thin film transistor, when the gate is located above the semiconductor active layer, and the source and drain are located below the semiconductor active layer, it is called a top-gate structure. On the contrary, when the gate is located under the semiconductor active layer, and the source and drain are located above the active layer, it is called a bottom gate structure.



Fig. 2.2.1 Bottom gate structure of IGZO TFTs.



Fig. 2.2.2 Top Gate Structure of IGZO TFTs.

For IGZO TFTs with bottom gate structure, there is a large overlapping area between the gate and the source/drain. On the one hand, there are considerable overlapping capacitances  $C_{gs}$  and  $C_{gd}$ . At submicron, deep submicron and even nanometer scales, the effect of the overlapping region on the effective channel length cannot be ignored. However, with the top-gate TFT, the gate and source/drain overlap region is very small, the overlap capacitance is small, and the short-channel effect is effectively suppressed.

# 2.2.3 Operation Mode of IGZO TFTs

For IGZO TFTs, due to the low intrinsic carrier concentration and large number of defects in the amorphous semiconductor thin film material, it is very difficult to form a channel at the interface between the active layer and the gate dielectric layer through the minority in the amorphous thin film. In addition, the intrinsic IGZO material is n-type semiconductor as opposed to the conventional inversion mode of silicon-based MOSFETs, and the channel of IGZO TFT is formed by the accumulation of majority



Fig. 2.2.3 Energy band of hopping current conduction mechanism.

(electrons). For enhanced IGZO TFTs, when the gate is positively biased, electrons in the IGZO film will gradually accumulate on the side of the film close to the dielectric layer, thereby forming an electron channel connecting the source and drain. When the gate is negatively biased, the IGZO TFT is turned off. For depleted IGZO TFTs, when no gate bias is applied, electrons in the IGZO film have accumulated on the side of the film close to the dielectric layer, TFT is under the on state. The negative gate bias can make accumulated channel electrons gradually decrease until the TFT is turned off. In addition, in the process of loading the gate voltage, in addition to forming a part of the carriers of the free electron channel, there is also a part of the electrons attracted by the gate voltage trapped by the defects in the IGZO thin film material near the interface. Under the action of the drain voltage, these trapped carriers participate in conduction through the hopping mechanism, as shown in Fig 2.2.3.

## 2.3 Threshold Voltage Shift Effect

# 2.3.1 Drain-Induced Barrier Lowing (DIBL) Effect

For a long channel device with a low  $V_{DS}$ , a high barrier can prevent drain current flowing from drain region to source region.

For a device especially the short channel device with a high  $V_{DS}$ , the space charge region around drain region and around source region can affect each other and make the height of barrier lower so that drain current will dramatically increase eventually.



Fig. 2.3.1 Energy band of DIBL effect simulated in Silvaco TCAD.



Fig. 2.3.2 DIBL coefficient calculation method through transfer characteristic curve in log-scale.

Simulation results of DIBL effect in Silvaco TCAD are shown in Fig. 2.3.1.

DIBL effect can make the threshold voltage of MOSFET decrease and influence on its performance even make its voltage gain lower. The DIBL coefficient can be obtained from the difference between the threshold voltage at a high drain-source voltage value (e.g., 1V) and that at a low value (e.g., 0.05V) as Fig. 2.3.2 shown.

# 2.3.2 Trap Effect

Fig. 2.3.3 shows the effect of TFT gate bias on interface state filling. A large number of dangling bonds exist at the interface between the active layer material and the GI layer, and these dangling bonds are the recombination centers of carriers. Typically, the



Fig. 2.3.3 The condition of interface states affected by the gate bias.

interface states below the Fermi level are filled with electrons, while the interface states above the Fermi level are empty. No matter how the gate voltage of the TFT is changed or how the energy band of the semiconductor is bent, some electrons will always be trapped in the interface state. Electrons in the interface state can change the surface potential of one side of the semiconductor material, resulting in non-ideal characteristics of the transfer characteristic of the TFT.

In addition, when the positive gate bias of the IGZO TFT is large, the electrons at the interface between the active layer and the GI layer will tunnel into the GI layer under the action of a strong electric field. Because the GI layer is an amorphous material, there are usually a large number of structural defects. The number of defects depends on the quality of the film, and the quality of the film depends on the process conditions when the film is deposited. These structural defects in the film can be effective recombination centers for charge carriers, and electrons trapped in the GI layer are usually difficult to be released. These trapped electrons will have the same effect as the interface fixed charge, causing the transfer characteristic curve of the TFT to shift.

## 2.3.3 Positive Bias Threshold Instability (PBTI)

IGZO TFT is an n-type thin film transistor. When the gate is included in a positive bias voltage, the electrons in the film will be attracted to the interface near the IGZO and GI. The negative charge at the interface causes the transfer characteristic curve of the device to move toward the direction of the positive gate voltage.

## 2.3.4 Negative Bias Threshold Instability (NBTI)

When negative bias is applied to the gate of IGZO TFT, electrons at the interface are repelled into the interior of the IGZO film, and holes are attracted by the negative gate bias. However, due to the high concentration of electrons in the IGZO film, the hole concentration is very small, and only a small amount of holes can be attracted to the interface near the IGZO and GI layers by the negative bias loaded by the gate, and can be absorbed by the interface. The number of holes trapped at the donor level at the ion is very small. The shift of the transfer characteristic curve of IGZO TFT to the negative gate voltage direction caused by this is also small. Therefore, the gate voltage reliability of depletion-mode IGZO TFT is stronger than that of enhancement-type IGZO TFT. However, when the IGZO TFT is exposed to light, this negative gate voltage drift becomes very obvious.

#### 2.4 Device Fabrication

The device fabrication started with deposition of 15 nm-thick  $\alpha$ -IGZO on a SiO<sub>2</sub>/Si substrate by radio frequency sputtering at room temperature. After that, a bilayer structure with 10 nm Ti and 30 nm Au was deposited and lifted off as the source/drain. Mesa formation was performed by a wet etch process using hydrogen chloride acid. This was followed by the deposition of HfO<sub>2</sub> using ALD at a temperature of 300 K. After that, the gate region was defined using electron beam lithography and Ti/Al were deposited and lifted off as the gate contact metal. Finally, a PMA process was performed in N<sub>2</sub> ambient at 300 K for 20 minutes. Three different L<sub>CH</sub> of 1  $\mu$ m, 500 nm and 200 nm are formed short-channel a-IGZO TFT devices, respectively. All electrical measurements were carried out using a Keithley 4200 Semiconductor Characterization System (SCS) Semiconductor Parameter Analyzer.

## CHAPTER 3 LITERATURE REVIEW

## 3.1 Multiple Trapping and Release (MTR) Transport Mechanism

For amorphous metal oxides, organic and polymer thin film transistors, carrier transport is always described as the basic Multiple Trapping and Release (MTR) model. The concept of band mobility is introduced to illustrate the process that charges are assumed to be trapped in a manifold of states and thermally excited to extended states where they have some mobility value. However, the drawback of basic MTR model is some details of the charges behavior that move in extended states are negligible. Crucially, the complicated interaction between the trapped and extended state carriers is significant to determine the effective mobility under near all conditions.

Xiao et al. [1] expanded the MTR model to involve these effects and demonstrated a new type of scattering mechanism, which is called trapped carrier (TC) scattering. Different from common impurity scattering and carrier-carrier scattering, TC scattering includes the scattering of carriers that move in extended states by carriers that are trapped and essentially immobile. The high degree of spatial overlap between these types of carriers makes this a particularly effective and important scattering mechanism in TFTs. Our work can be considered as the natural extension of the long-serving MTR model for TFTs based on disordered semiconductors. It is a substantial extension, which includes the use of the Boltzmann transport equation (BTE) and considers all relevant scattering mechanisms. It also includes the effects of screening which is particularly important in such trap-influenced materials. We note that the trap density of states (DOS) is influenced by the stoichiometry of the semiconductor. In particular, oxygen vacancies influence the mobility, as has been shown by work of R. Martinset al. [2] and H. Hosono et al. [3]

Once a charged carrier is trapped in a trap in the semiconductor, the trap can be regarded as a charged (or ionized) scattering center, since the carrier release and trap rate is much lower than the scattering rate. The total trapped carrier density consists of



Fig. 3.1.1 Schematic view of the MTR-transport mechanism. A charge carrier (filled circle) from the conduction band is trapped into a localized site in the gap. After a thermal excitation, it can return in the extended state where it is free to move. The transport takes place by means of MTR events.

two components: carriers trapped at the interface between the semiconductor and the gate insulator and carriers trapped in the semiconductor. The carriers trapped at the interface can also impact the charge transport. [4]

In addition to the trapped carrier scattering (which is a Coulomb scattering mechanism), the electron–phonon interaction also can influence the transport in the band. Certain lattice vibration modes—phonons—can effectively scatter charges even in amorphous oxide thin films. Longitudinal Optical (Polar Optical) Phonon Scattering and Surface Optical Phonon Scattering. The details of the former is that A strong Coulomb potential is caused by the movement of the different atoms in optical vibrations (atoms moving against each other) in polar semiconductors. This Coulomb interaction effectively modifies the dielectric function by the dispersion of the long wave length LO mode. This mode of phonon is a very effective scattering mechanism for electrons in polar semiconductors, including oxide semiconductors. For the latter, High-k dielectrics such as HfO<sub>2</sub> in close proximity with a conducting surface channel in a semiconductor leads to enhanced surface optical (SO) scattering due to remote optical phonon coupling between electrons in the semiconductor channel and polar vibrations in the dielectric. For thin film semiconductors, this SO-phonon scattering should exist too.

The multiple trap and release (MTR) model has been widely applied to analyze transport in thin film semiconductor system since the defects play an important role in

carrier transport. The MTR effective mobility is the band mobility multiplied by the fraction of carriers (free carriers) in the band.

Here,  $\mu_{band} = \frac{q\tau}{m^*}$  is mobility of carriers in the band.

According to Matthiessen's rule, the total band mobility arises from the combination of several scattering mechanisms such as trapped carrier Coulomb scattering and various phonon scattering etc. is given by where  $\mu_{tc}$  is the trapped carrier mobility, and the  $\mu_{ph}$  is the mobility limited by different phonon interaction mechanisms.

# 3.2 Field Effect Mobility Model in Oxide Semiconductor Thin Film Transistors with Arbitrary Energy Distribution of Traps

Ling Li et al. [5] elaborated a unified physical model of mobility in oxide semiconductors with arbitrary energy distribution of traps based on the multiple trapping and release theory, the VRH theory is not involved in this model. Even so, the hopping like charge transport and band like transport can be described consistently.

In crystalline field-effect transistors above threshold, nearly all the charge induced in the channel appears in the conduction band, yielding a clear threshold and full band mobility. In real defective channel TFTs, however, much of the induced charge is trapped at localized mid-gap (deep) or shallow (tail) states degrading the subthreshold slope, mobility, and threshold sharpness [6]. Therefore, the voltage-dependent effective mobility for long defective channel TFTs could be expressed as follows.

$$\mu_{eff} = \mu_n \frac{n_{free}}{n_{induced}} = \mu_n \frac{n_{free}}{n_{free} + n_{trap}} \tag{1}$$

where,  $\mu$ n, ni, and nf are the band mobility, the sheet density of total induced electrons, and the sheet density of the free electrons at conduction band, respectively.

In the case of amorphous-channel TFTs such as a-Si:H and oxide TFTs, the density of acceptor-like defect states (g(E)) could be assumed to be approximately exponential with energy (E) as follows.

$$g(E) = g_{t0} \exp\left(\frac{E - E_C}{kT_t}\right) + g_{d0} \exp\left(\frac{E - E_C}{kT_d}\right)$$
 (2)

Where  $E_C$  and  $T_{t/d}$  are the conduction band energy and the characteristic temperatures

of the tail and deep states, respectively.

From the above assumption and in the accumulation mode, the free-electron sheet density ( $n_{free}$ ) induced in the channel at a gate bias ( $V_G$ ) is known to have a power-law relation with gate bias as follows.

$$n_{free\_above} \propto (V_{GS} - V_{th})^{\alpha+1}$$
 (3)

$$n_{free\ below} \propto K_b (V_{GS} - V_{FB})^{\beta + 1} \tag{4}$$

 $\alpha$  and  $\beta$  are two fitted coefficient that indicate the characteristic temperature of tail states and deep states, as expressed as follows.

$$\alpha = 2\left(\frac{T_t}{T} - 1\right) \tag{5}$$

$$\beta = 2\left(\frac{T_d}{T} - 1\right) \tag{6}$$

$$\mu_{eff\_above} = \mu_n \frac{n_{free}}{n_{induced}} = \mu_n \frac{\frac{C_{ox} \cdot K_a (V_{GS} - V_{th})^{\alpha + 1}}{\mu_n \cdot q}}{\frac{\int_{V_{th}}^{V_{GS}} C_{ox} \, dV_{GS}}{q}} = K_a (V_{GS} - V_{th})^{\alpha}$$
(7)

Similarly,

$$\mu_{eff\_above} = \mu_n \frac{n_{free}}{n_{induced}} = \mu_n \frac{\frac{C_{ox} \cdot K_b (V_{GS} - V_{th})^{\alpha + 1}}{\mu_n \cdot q}}{\frac{\int_{V_{FB}}^{V_{GS}} C_{ox} \, dV_{GS}}{q}} = K_b (V_{GS} - V_{FB})^{\beta} \quad (8)$$

Interestingly, although VRH theory is not included in this model, the gate voltage dependence of the field effect mobility predicted by (7) and (8) agrees with the results developed by VRH theory [7]. However, it also reveals the transition from hoping-like transport to band like transport.

However, for short-channel device, contact effect can bring effective mobility degradation. Contact resistance should be considered in above threshold region and (7) should be corrected according to the definition of effect of source and drain series resistance.

## **CHAPTER 4 ANALYTICAL MODEL**

## 4.1. Voltage Dependent Above Threshold Current Model

Derivation from the physical insight of direct current, the drain current of IGZO TFTs can be described as:

$$I_D = \frac{Q_{free}}{t} = \frac{Q_{free} \cdot v}{L} \tag{9}$$

For the active layer is very thin, according to 1-D Poisson's equation shown in (11), doing mathematic manipulation as descripted in (11), final drain current can be obtained from (11).

$$\int_{0}^{L} I_{D\_above} (V_{GS}, V_{DS}) dx$$

$$= \frac{Q_{free\_above}}{L} \cdot \mu_{contact}(V_{GS}) \cdot F_{sat}(V_{GS}, V_{DS})$$

$$\cdot \int_{0}^{V_{DS} - I_{D}R_{SD}(V_{GS})} dV_{CH} \tag{10}$$

 $Q_{free\_above}$  can be described as (11) according to the definition of effective mobility. [8]

$$Q_{free\_above} = W \cdot L \cdot \frac{C_{ox} \cdot K_a (V_{GS} - V_{ths})^{\alpha + 1}}{\mu_n}$$
 (11)

Here,  $\mu_{contact}$  is the effective mobility in short-channel device considering the contact effect, it is a key parameter that is a function of gate voltage. [9] Besides, when considering the interface traps, the component  $V_{th}$  in the original expression should be corrected to  $V_{th} + q\varphi_S$ , symbolled as  $V_{ths}$ , which represents a new threshold voltage definition based on the surface potential.

$$\mu_{contact}(V_{GS}) = \frac{\mu_{eff\_above}(V_{GS})}{1 + \mu_{eff}(V_{GS}) \cdot \frac{W}{L} \cdot \int_{V_{th} + q\varphi_S}^{V_{GS}} C_{ox} dV_{GS} \cdot R_{SD}(V_{GS})}$$
(12)

Also, for short-channel device, it is essential to pay attention to short channel effect, indicating threshold voltage roll off, subthreshold swing and DIBL effect. So, the corrected threshold voltage based surface potential can be derived as follow.

$$V_{ths} = V_{ths0} - \delta \Delta V_{DS} \tag{13}$$

Where  $V_{ths0}$  is the threshold voltage at a low drain voltage based surface potential and  $\delta$  is DIBL coefficient.

As Silicon MIT Virtual Source Model illustrated, [10] for ultra-scaled channel length MOSFET, the transition function  $F_{sat}(V_{GS}, V_{DS})$  is given as

$$F_{sat}(V_{GS}, V_{DS}) = \frac{(V_{DS} - I_D R_{SD}(V_{GS})) / V_{Dsat}}{\left(1 + \left(\frac{V_{DS} - I_D R_{SD}(V_{GS})}{V_{Dsat}}\right)^{\theta}\right)^{\frac{1}{\theta}}}$$
(14)

$$V_{Dsat} = V_{GS} - V_{ths} (15)$$

Here,  $\theta$  is so-called saturation coefficient, which is a fitted parameter,  $V_{Dsat}$  is the critical saturation voltage of IGZO TFTs, and the expression  $V_{DS} - I_D R_{SD}(V_{GS})$  characterizes the actual voltage dropped to the channel region when considering the source and drain series resistance.

However, for amorphous oxide semiconductor TFTs, the transverse electrical field will increase with a larger drain voltage, leading to the fact that electrons localized in traps would be activated, and enhance the hopping current. Also, the drain current would increase permanently. Therefore, a new transition function  $F_{sat}(V_{GS}, V_{DS})$  considering the enhancement effect of hopping current can be modulated as (11) expressed. H is the hopping enhancement modulation function that required to be fitted as a function of voltage as well. Also,  $\theta$  in (14) is also divided into two saturation coefficient  $\theta_1$  and  $\theta_2$  for a-IGZO device, in order to make an more accurate modulation modeling the quasi-saturation effect in amorphous channel material transistors.

$$F_{sat}(V_{GS}, V_{DS}) = H(V_{GS}, V_{DS}) \cdot \frac{(V_{DS} - I_D R_{SD}(V_{GS})) / V_{Dsat}}{\left(1 + \left(\frac{V_{DS} - I_D R_{SD}(V_{GS})}{V_{Dsat}}\right)^{\theta_1}\right)^{\frac{1}{\theta_2}}}$$
(16)

# 4.2. Voltage Dependent Below Threshold Current Model

Due to the localized states in defective channel material, the diffusion process is very difficult for carriers to achieve successfully, the dominant current is also drift current in subthreshold region, which is mainly determined by the effective mobility.

As the analysis based on the experimental data and mathematic manipulation, the source and drain series resistance can be negligible for subthreshold current model, for the parasitic resistance can be viewed as the total resistance numerically. Similarly,

$$\int_{0}^{L} I_{D\_below} (V_{GS}, V_{DS}) dx = \frac{Q_{free\_below}}{L} \cdot \mu_{eff\_below} (V_{GS}) \cdot \int_{0}^{V_{DS}} dV_{CH}$$
 (17)

 $Q_{free\_above}$  can be also expressed as (11) according to the definition of effective mobility. [11]

$$Q_{free\_below} = W \cdot L \cdot \frac{C_{ox} \cdot K_b (V_{GS} - V_{FBS})^{\beta + 1}}{\mu_n}$$
 (18)

In the same way, when considering the interface traps, the component  $V_{th}$  in the original expression should be corrected to  $V_{FB} + q\varphi_S$ , symbolled as  $V_{FBS}$ , which represents a new flat band voltage definition based on the surface potential.

# 4.3 Unified Analytical Current versus Voltage Model

After deriving the drain current versus voltage expression in both above threshold region and subthreshold region, and unified analytical model can be obtained by using the reciprocal demonstration to keep a good transition. Also, the gate leakage current still should to be considered in the final compact model. In this project, this part is not mainly mentioned and summarized to the future work.

The unified analytical model is descripted according to (19).

$$I_D = I_{leakage}(V_{GS}, V_{DS}) + \left(\frac{1}{I_{D\_sub}(V_{GS}, V_{DS})} + \frac{1}{I_{D\_above}(V_{GS}, V_{DS})}\right)^{-1}$$
 (19)

## **CHAPTER 5 METHOD & ANALYSIS**

#### **5.1 DIBL Coefficient Extraction**

As mentioned before, drain induced barrier lowering (DIBL) is a short-channel effect in MOSFETs referring originally to a reduction of threshold voltage of the transistor at higher drain voltages. In a classic planar field effect transistor with a long channel, the bottleneck in channel formation occurs far enough from the drain contact that it is electrostatically shielded from the drain by the combination of the substrate and gate, and so classically the threshold voltage is independent of drain voltage. In short-channel devices, however, this is no longer true: The drain is close enough to gate the channel, and so a high drain voltage can open the bottleneck and turn on the transistor prematurely. According to (20), DIBL coefficient can be calculated by the threshold voltage change with the drain voltage.

$$\delta = \frac{\Delta V_{th}}{\Delta V_{DS}} \tag{20}$$

In addition, constant current method is also used to extract threshold voltage of IGZO TFTs. The constant current method can be expressed as (21). [5]

$$V_{th} = V_{GS}|_{\frac{W}{L} \times 10 \text{ nA}} \tag{21}$$

 $\label{eq:table_interpolation} \textbf{TABLE I}$  Extraction Results of Threshold Voltage and DIBL Coefficient

|                                         | L <sub>CH</sub> =1μm | L <sub>CH</sub> =500nm | L <sub>CH</sub> =200nm |
|-----------------------------------------|----------------------|------------------------|------------------------|
| $V_{th0}$ (expt. $V_{DS}$ =0.1V) (V)    | -2.09                | -2.26                  | -2.76                  |
| $V_{th\_DIBL}$ (expt. $V_{DS}$ =1V) (V) | -2.40                | -2.36                  | -2.77                  |
| $\delta$ (mV/V)                         | 13                   | 110                    | 344                    |

## 5.2 Levenberg-Marquardt (LM) Algorithm

The Levenberg-Marquardt (LM) algorithm is one of the optimization algorithms. Simultaneously, it has the advantages of both gradient descent method and Gauss-Newton iteration method.

The LM algorithm can be understood as the combination of Gauss-Newton algorithm and gradient descent method. According to (22) gradient descent method, the gradient information of the current position is given, that is the first derivative of the loss equation with respect to the variable. The Newton method gives the Hessian matrix, that is, the second derivative of the loss equation with respect to the variable, as described in (23).

$$x_{k+1} = x_k - \alpha g_k \tag{22}$$

$$x_{k+1} = x_k - H_k^{-1} g_k' (23)$$

However, although the Newton method has a fast convergence speed, it needs to calculate the Hessian matrix. For high-dimensional problems, the calculation of the second derivative will be very complicated. So we have the Gauss-Newton iterative algorithm. The Gauss-Newton algorithm does not directly calculate the Hessian matrix, but fits the Hessian matrix through the Jacobian matrix, as described in (24).

$$H \approx J^T J \tag{24}$$

However, by fitting the Hessian matrix with the Jacobian matrix, the calculated result is not necessarily invertible. Therefore, on this basis, it is necessary to introduce an identity matrix, which is described in (25).

$$H \approx J^T J + \mu I \tag{25}$$

This gives the LM algorithm mentioned in (26). It can be seen that when  $\mu$  is close to 0, the algorithm approximates the Gauss-Newton algorithm, while when  $\mu$  is large, the algorithm approximates the gradient descent method.

$$x_{k+1} = x_k - (J^T J + \mu I)^{-1} g_k \tag{26}$$

Table II lists several algorithms and comparisons among them.

TABLE II

Comparison Between Different Mathematic Iteration Algorithm

| Algorithms                   | Update Rules                                                            | Convergence    | Computation Complexity |
|------------------------------|-------------------------------------------------------------------------|----------------|------------------------|
| EBP algorithm                | $\omega_{k+1} = \omega_k - \alpha g_k$                                  | Stable, slow   | Gradient               |
| Newton algorithm             | $\omega_{k+1} = \omega_k - H_k^{-1} g_k$                                | Unstable, slow | Gradient and Hessian   |
| Gauss-Newton algorithn       | $\omega_{k+1} = \omega_k - \left(J_k^T J_k\right)^{-1} J_k e_k$         | Unstable, fast | Jacobian               |
| Levenberg-Marquart algorithm | $\omega_{k+1} = \omega_k - \left(J_k^T J_k + \mu I\right)^{-1} J_k e_k$ | Stable, fast   | Jacobian               |
| NBN algorithm                | $\omega_{k+1} = \omega_k - Q_k^{-1} g_k$                                | Stable, fast   | Quasi Hessian          |

### **5.3 Contact Resistance Extraction**

Long channel transistors have been very useful for understanding and modeling the physical properties of the transistor channel, but for 3D monolithic integration, the required IGZO thin film transistor channel length is limited to sub-micron, deep sub-micron even nano-scale. When scaling down the transistor channel length, other physical effects such as injection processes, interface traps between metal electrode and semiconductor, and variations or imperfections introduced by the technology process have to be considered. These factors are usually collected under the name of "contact effects", as shown in Fig .5.3.1.

The studies on amorphous and polycrystalline silicon [11], [12] and also on organic semiconductors [13], [14] lead to a common shared point: Contact resistances in high-mobility and short channel TFTs seriously affect the transistor performance. In general, the "parasitic" voltage drop at the contacts reduces the effective bias voltage applied to the intrinsic drain to source channel and consequently reduces the device current. Therefore, source and drain parasitic resistances  $R_S$  and  $R_D$  give rise to an apparent field-effect mobility  $\mu_{FE}$ , which is lower than the actual one. The impact of the contact resistance is more relevant at large carrier mobility and small channel length, where the contact resistance may become comparable to, or even larger than the channel resistance.

Extraction of contact resistance  $(R_{SD})$  in short channel device is significant owing to

non-ideal ohmic contact between the source/drain electrode and semiconductor material channel. As what have mentioned above, although the contact resistance can be neglected in long channel devices for the channel resistance composes almost total resistance of the device, the impact of contact resistance can be more serious in short channel devices and cause both mobility degradation and current reduction. In order to examine the effect of contact resistance on the short channel IGZO TFTs, conventional method of extracting total resistance is used. For extraction of contact resistance, also called source and drain series resistance, transfer length method (TLM) is used in this work. The total resistance  $R_{TOT}$  is determined by:

 $R_{TOT}=r_{ch}L+R_{SD}$ 

Here  $r_{ch}$  is the channel resistance per channel length unit of IGZO and  $R_{SD}$  is the series resistance of source and drain.



Fig. 5.3.1 Schematic view of source and drain series resistance.



Fig. 5.3.2 Contact resistance extraction by using transfer length method (TLM).



Fig. 5.3.3 The function of total resistance vs driving voltage for IGZO TFT with  $L_{CH}=1\mu m$ .



Fig. 5.3.4 The function of total resistance vs driving voltage for IGZO TFT with  $L_{CH}$ =500nm.



Fig. 5.3.5 The function of total resistance vs driving voltage for IGZO TFT with  $L_{CH}$ =200nm.



Fig. 5.3.6 Comparison of all resistance for IGZO TFTs with different channel length.



Fig. 5.3.7 Source and drain resistance extraction and fitted function.

TABLE III

EXTRACTION RESULTS OF SOURCE AND DRAIN SERIES RESISTANCE

| Fitted Parameter | Value |  |
|------------------|-------|--|
| A                | 16.88 |  |
| n                | 1.13  |  |

We can use fitting equation (27) to extract the fitted parameter and then obtain the relationship between contact resistance and gate driving voltage.

Table III shows the extraction results of this step.

$$R_{SD} = \frac{A}{(V_{GS} - V_{th})^n} \tag{27}$$

## **5.4 Effective Mobility Extraction**

It is believed that the field effect mobility should increase with increasing gate-induced charge carrier concentration and increasing temperature in disordered semiconductors [15], [16]. This phenomenon is a consequence of thermally activated hopping [17], where the carriers hop between localized states with the assistance of thermal energy [18]. An increase in carrier concentration raises the Fermi level and suppresses the average barrier height for energetic uphill jump, resulting in higher field-effect mobility [19]. Contrary to theory, several teams had observed degradation in mobility at a certain high voltage after initially increasing mobility [15], [20]. They attributed this abnormal behavior to contact resistance or increased interface scattering as gate voltage increases [21].

For the extraction of effective mobility, Hoffman's method can be used as (28) descripted. To notice that the drain voltage should be small enough to convince a low-field effect mobility.

$$\mu_{eff} = \frac{L}{W} \frac{I_D}{C_{ox}(V_{GS} - V_{on})V_{DS}}$$
 (28)

Here  $V_{on}$  represents  $V_{ths}$  and  $V_{FBS}$  in above and below threshold voltage region, respectively when considering about the effect of interface trap.



Fig. 5.4.1 Effective mobility extraction and fitted function when considering contact effect for IGZO TFTs with  $L_{CH}=1 \mu m$ .



Fig. 5.4.2 Effective mobility extraction and fitted function when considering contact effect for IGZO TFTs with  $L_{CH}$ =500nm.



Fig. 5.4.3 Effective mobility extraction and fitted function when considering contact effect for IGZO TFTs with  $L_{CH}$ =200nm.

TABLE IV

EXTRACTION RESULTS OF EFFECTIVE CARRIER MOBILITY

| Fitted Parameter           | L <sub>CH</sub> =1μm | L <sub>CH</sub> =500nm | L <sub>CH</sub> =200nm |
|----------------------------|----------------------|------------------------|------------------------|
| $K_a$                      | 1.394                | 0.431                  | 1.031                  |
| $\alpha\left(T_{t}\right)$ | 1.769 (565 K)        | 3.026 (754 K)          | 2.358 (301 K)          |
| $K_b$                      | 0.138                | 0.081                  | 0.205                  |
| $eta$ $(T_d)$              | 3.453 (818 K)        | 4.877 (1763 K)         | 3.060 (759 K)          |
| $V_{fbs}\left(V ight)$     | -3.61                | -3.32                  | -3.13                  |

#### **CHAPTER 6 RESULTS AND DISCUSSION**

### 6.1 Transfer Characteristic Curve

From transfer characteristic curve, it is clear that the curve can be divided into subthreshold region, above threshold region and leakage current region. Furthermore, above threshold region can be separated into linear region and saturation region.

Fig. 6.1.1 to Fig. 6.1.3 all show comparison of transfer characteristic curve between fabricated device and the compact model in this work, it is so obvious that the fitting results have an excellent agreement between the measured data and analytical compact model in both subthreshold and above threshold region.



Fig. 6.1.1 Comparison of transfer characteristic curve between experimental data and our unified compact model for IGZO TFTs with  $L_{\text{CH}}$ =1 $\mu$ m.



Fig. 6.1.2 Comparison of transfer characteristic curve between experimental data and our unified compact model for IGZO TFTs with  $L_{\text{CH}}$ =500nm.



Fig. 6.1.3 Comparison of transfer characteristic curve between experimental data and our unified compact model for IGZO TFTs with  $L_{CH}$ =200nm.

### **6.2** Transconductance

Transconductance is one of the most important parameters of MOSFET, which is used to describe the ability of gate voltage to control drain current. Also, it indicates the electrical characteristic relating the current through the output of one device to the voltage across the input of itself. The maximum transconductance can be calculated as the maximum derivative of the  $I_D$ - $V_G$  curve. Through (29),  $g_m$  can be obtained automatically through the inner calculation tool of Origin Pro.

$$g_m = \frac{\partial I_D}{\partial V_{GS}} \tag{29}$$



Fig. 6.2.1 Comparison of transconductance between experimental data and our compact model for IGZO TFTs with  $L_{CH}$ =1 $\mu$ m.



Fig. 6.2.2 Comparison of transconductance between experimental data and our compact model for IGZO TFTs with  $L_{CH}$ =500nm.



Fig. 6.2.3 Comparison of transconductance between experimental data and our compact model for IGZO TFTs with  $L_{CH}$ =200nm.

 $TABLE\ V$  Comparison of Maximum Transconductance Between Experiment and Compact Model

|                                               |                 | L <sub>CH</sub> =1μm | L <sub>CH</sub> =500nm | L <sub>CH</sub> =200nm |
|-----------------------------------------------|-----------------|----------------------|------------------------|------------------------|
| Gm, max (expt. V <sub>DS</sub> =0.1V)         | (μS/μm)         | 2.62                 | 4.53                   | 7.36                   |
| Gm, max (model V <sub>DS</sub> =0.1V)         | $(\mu S/\mu m)$ | 2.59                 | 4.79                   | 8.69                   |
| Relative Error (model. V <sub>DS</sub> =0.1V) |                 | 1.15 %               | 5.74 %                 | 18.07 %                |
| Gm, max (expt. V <sub>DS</sub> =1V)           | $(\mu S/\mu m)$ | 27.17                | 42.81                  | 72.35                  |
| Gm, max (model V <sub>DS</sub> =1V)           | $(\mu S/\mu m)$ | 24.82                | 49.59                  | 72.89                  |
| Relative Error (model. V <sub>DS</sub> =1V)   |                 | 8.65 %               | 15.84 %                | 0.75 %                 |

Fig. 6.2.1 to Fig. 6.2.3 all show comparison of transconductance between fabricated device and the compact model in this work, it is also apparent that the fitting results have a great agreement between the measured data and analytical compact model after doing mathematical differential manipulation.

# **6.3 Output Characteristic Curve**

From output characteristic curve, it is clear to observe so-called quasi-saturated effect. That is because both channel length modulation effect and hopping current enhancement, which means carriers in trap states are thermally activated by increasing transverse electrical field gradually.

Similarly, Fig. 6.3.1 to Fig. 6.3.3 all show comparison of output characteristic curve between fabricated device and the compact model in this work, it is clear that the fitting results have an excellent agreement between the measured data and analytical compact model in both subthreshold and above threshold region.

Table I shows the results of fitted parameters that characterize transition between linear region and saturation region in our compact model.



Fig. 6.3.1 Comparison of output characteristic curve between experimental data and our unified compact model for IGZO TFTs with  $L_{CH}$ =1 $\mu$ m.



Fig. 6.3.2 Comparison of output characteristic curve between experimental data and our unified compact model for IGZO TFTs with  $L_{\text{CH}}$ =500nm.



Fig. 6.3.3 Comparison of output characteristic curve between experimental data and our unified compact model for IGZO TFTs with  $L_{CH}$ =200nm.

## **6.4 DIBL Coefficient Variation**

Similarly, the final results of DIBL coefficient have a good agreement between the fabricated device and our compact model, which indicates the modeling results for device target are pretty excellent as well as the results of characteristic curve fitting.



Fig. 6.4.1 Comparison of DIBL coefficient variation between experiment and compact model.

### **CHAPTER 7 CONCLUSION**

In this project, a compact model for a-IGZO TFTs at sub-micron and deep sub-micron scales is successfully developed with the considering of drain-induced barrier (DIBL) effect, contact effects and interface traps on multiple trapping and release (MTR) carrier transport. Incorporating of short channel effect, contact resistance, effective mobility are both verified by experimental results under different channel length. Meanwhile, characteristic curves and significant device targets between experiment and compact model have an excellent agreement which highlights the effectivity of our compact model. Furthermore, it enables an accurate prediction and benchmark for flexible and logic circuit design, even presents a great potential as a practical tool to evaluate the future a-IGZO based 3D monolithic integration technology and logic-in-memory IC design.

#### CHAPTER 8 FUTURE WORK

## 8.1 Gate Leakage Current model

Gate induced drain leakage (GIDL) effect is that when the device is operating at off state, the gate is loaded with a negative bias, and the drain is loaded with a larger positive bias. On the one hand, the heavily doped region of the drain and pn junction formed by the substrate are in a reverse bias state. When the drain voltage is larger, a wider depletion region is formed around the drain region. On the other hand, when the absolute value of the negative gate bias voltage is large, the value of the two-dimensional superimposed potential near the drain is very large, which causes the electrons to undergo inter-band tunneling as shown on the right side of the figure, that is, the valence band Under the action of the strong electric field near the drain, the electrons in the ion tunnel directly from the valence band to the conduction band of the drain region with the assistance of the defect state, forming a GIDL current.

$$E_S = \frac{V_{DG} - E_g/q}{k \cdot T_{OX}} \tag{30}$$

Where  $E_S$  is the vertical electrical field at the semiconductor surface, k is the ratio between the permittivity of drain material and that of gate dielectric. [22]

$$I_{GIDL} = A \cdot E_S \cdot \exp\left(-\frac{B}{E_S}\right) \tag{31}$$

$$B = \frac{\pi \cdot m^{*\frac{1}{2}} \cdot E_g^{\frac{2}{3}}}{2\sqrt{2} \cdot q \cdot h} \tag{32}$$

Here A is a pre-exponential constant and B is 21.3 MV/cm (assume  $m^* = 0.2m_0$  for silicon)



Fig. 8.1.1 Device and energy band structure of GIDL current.



Fig. 8.2.1 (a) Schematic for a-IGZO TFT at nanoscale with bottom gate. (b) SEM images of the fabricated a-IGZO TFTs with the channel length at 200 nm and 38 nm, which used 10 nm HfO2 as the gate dielectric. (c) Schematic of the transition from traditional to critical and path-limited conduction as the channel length scaling. Critical transport is to introduce the relationship between the percolation threshold and the channel length into traditional PM. MCP conduction is suitable for ultra-scaled channel, and exhibits a path-limited feature and power-law T-dependence.

# 8.2 IGZO Compact Model in Nano-scale

As the size of TFT is reduced to nanometer scale, the influence of channel length on the percolation threshold can no longer be ignored. Therefore, based on the traditional percolation mechanism (PM), our model takes the finite-size effect into account properly. The channel length dependent characteristics are introduced into the variable range hopping (VRH) and percolation through the critical concentration. Regarding ultra-scaling effects, path-limited transport is supposed to dominate instead of spatial-energy coupling contribution. For a single percolation channel, the minimal number of concatenative bonds is  $2L/\alpha$ , as the boundary condition (BC). Therefore, a path-limited mobility is proposed, where  $\alpha$  is much smaller for multiple channels. Particularly, this mobility shows a Mott-like T-dependence at the extreme point and power-law T-dependence otherwise. [23]

Fig. 8.2.1 represents the scaling down process from micron-scale to nano-scale clearly.

# 8.3 Computer Interpretation of IGZO Compact Model

After having established an accurate analytical model for the TFT, computer implementation for circuit simulation is not always easy. Several considerations including speed, convergence and even the way of translating different form of equations into computer language should be taken into consideration in this step. For a-Si TFTs, several SPICE models have been developed. Specifically, the model developed by Rensselaer Polytechnic Institute, also known as the RPI model, has become a commercialized standard supported by many simulation platforms including SmartSpice, HSPICE and Spectre, etc. However, CAD of organic and metal-oxide TFTs is yet to become a standard due to the rapid and ongoing evolution in materials and device structures. In fact, and as mentioned previously, there is a quest for unifying the TFT model to meet simulation requirements of TFTs with ever changing structures and materials. It is important to understand the benefits and drawbacks of SPICE and Verilog-A, while developing a device model to be used in further circuit simulation and system design. [24]

TABLE VI Comparison Between Different Model Languages

|                                                   | SPICE                              | Spectre CMI                        | Verilog-AMS |
|---------------------------------------------------|------------------------------------|------------------------------------|-------------|
| Language                                          | C/Fortan                           | С                                  | Verilog     |
| Language level                                    | Low                                | Low                                | High        |
| Easy to use                                       | No                                 | NO                                 | Yes         |
| Efficiency & Speed                                | High                               | High                               | Low         |
| Complexity                                        | High                               | High                               | Low         |
| Simulator<br>information needed<br>for developers | Simulation algorithm & limitations | Simulator limitation on equations  | None        |
| Users                                             | Spice developers                   | CAD engineers, Cadence Programmers | End users   |



Fig. 8.3.1 Circuit design and simulation flow in Cadence Design Environment.

The short channel a-IGZO compact model can be packaged into manager library in Cadence Virtuoso described by Verilog-A language, and make future circuit simulation and design. For example, due to the flexibility and transparency properties of amorphous oxide semiconductor material, it can be used to design flexible circuit and display arrays. Also, the moderate transconductance shows a good possibility for a-IGZO device to be used in analog integrated circuit design such as single amplifier optimization. Meanwhile, it has a good potential for 3D monolithic integration as the interlayer, which would make great contributions to future logic-in-memory circuit.



Fig. 8.3.2 Schematic of IGZO TFT NMOS inverter.

### REFERENCES

- [1] X. Wang and A. Dodabalapur, "Trapped carrier scattering: Trapped carrier scattering and charge transport in high-mobility amorphous metal oxide thin-film transistors (ann. phys. 12/2018)," *Annalen der Physik*, vol. 530, no. 12, p. 1870044, 2018.
- [2] R. Martins, P. Almeida, P. Barquinha, L. Pereira, A. Pimentel, I. Ferreira, and E. Fortunato, "Electron transport and optical characteristics in amorphous indium zinc oxide films," *Journal of Non-Crystalline Solids*, vol. 352, no. 9-20, pp. 1471–1474, 2006.
- [3] T. Kamiya and H. Hosono, "Material characteristics and applications of transparent amorphous oxide semiconductors," *NPG Asia Materials*, vol. 2, no. 1, pp. 15–22, 2010.
- [4] R. Martins, P. Almeida, P. Barquinha, L. Pereira, A. Pimentel, I. Ferreira, and E. Fortunato, "Electron transport and optical characteristics in amorphous indium zinc oxide films," *Journal of Non-Crystalline Solids*, vol. 352, no. 9-20, pp. 1471–1474, 2006.
- [5] L. Li, N. Lu, and M. Liu, "Field effect mobility model in oxide semiconductor thin film transistors with arbitrary energy distribution of traps," *IEEE Electron Device Letters*, vol. 35, no. 2, pp. 226–228, 2014.
- [6] M. D. Jacunski, M. S. Shur, and M. Hack, "Threshold voltage, Field Effect Mobility, and gate-to-channel capacitance in polysilicon tfts," *IEEE Transactions on Electron Devices*, vol. 43, no. 9, pp. 1433–1440, 1996.
- [7] L. Li, K.-S. Chung, and J. Jang, "Field effect mobility model in organic thin film transistor," *Applied Physics Letters*, vol. 98, no. 2, p. 023305, 2011.
- [8] L. Li, K.-S. Chung, and J. Jang, "Field effect mobility model in organic thin film transistor," Applied Physics Letters, vol. 98, no. 2, p. 023305, 2011.
- [9] E. N. Cho, J. H. Kang, and I. Yun, "Contact resistance dependent scaling-down behavior of amorphous ingazno thin-film transistors," *Current Applied Physics*, vol. 11, no. 4, pp. 1015– 1019, 2011.
- [10] A. Khakifirooz, O. M. Nayfeh, and D. Antoniadis, "A simple semiempirical short-channel MOSFET current-voltage model continuous across all regions of operation and employing

- only physical parameters," IEEE Transactions on Electron Devices, vol. 56, no. 8, pp. 1674–1680, 2009.
- [11] R. L. Hoffman, B. J. Norris, and J. F. Wager, "Zno-based transparent thin-film transistors," *Applied Physics Letters*, vol. 82, no. 5, pp. 733–735, 2003.
- [12] E. M. C. Fortunato, P. M. C. Barquinha, A. C. M. B. G. Pimentel, A. M. F. Gon çalves, A. J. S. Marques, L. M. N. Pereira, and R. F. P. Martins, "Fully transparent zno thin-film transistor produced at room temperature," *Advanced Materials*, vol. 17, no. 5, pp. 590–594, 2005.
- [13] J. K. Jeong, J. H. Jeong, H. W. Yang, J.-S. Park, Y.-G. Mo, and H. D. Kim, "High performance thin film transistors with cosputtered amorphous indium gallium zinc oxide channel," *Applied Physics Letters*, vol. 91, no. 11, p. 113505, 2007.
- [14] H.-H. Hsieh and C.-C. Wu, "Scaling behavior of zno transparent thin-film transistors," *Applied Physics Letters*, vol. 89, no. 4, p. 041109, 2006.
- [15] W. Wang, L. Wang, G. Xu, N. Gao, L. Wang, Z. Ji, C. Lu, N. Lu, L. Li, and M. Liu, "Understanding mobility degeneration mechanism in organic thin-film transistors (OTFT)," *Chemical Physics Letters*, vol. 681, pp. 36–39, 2017.
- [16] A. Takagi, K. Nomura, H. Ohta, H. Yanagi, T. Kamiya, M. Hirano, and H. Hosono, "Carrier Transport and electronic structure in amorphous oxide semiconductor, A-INGAZNO4," *Thin Solid Films*, vol. 486, no. 1-2, pp. 38–41, 2005.
- [17] J. Zhao, P. Yu, S. Qiu, Q. Zhao, L. Feng, S. Ogier, W. Tang, J. Fan, W. Liu, Y. Liu, and X. Guo, "Universal compact model for thin-film transistors and circuit simulation for low-cost flexible large area electronics," *IEEE Transactions on Electron Devices*, vol. 64, no. 5, pp. 2030–2037, 2017.
- [18] T. Kamiya, K. Nomura, and H. Hosono, "Origin of definite hall voltage and positive slope in mobility-donor density relation in disordered oxide semiconductors," *Applied Physics Letters*, vol. 96, no. 12, p. 122103, 2010.
- [19] K. Abe, N. Kaji, H. Kumomi, K. Nomura, T. Kamiya, M. Hirano, and H. Hosono, "Simple analytical model of on operation of amorphous in–ga–zn–O thin-film transistors," *IEEE Transactions on Electron Devices*, vol. 58, no. 10, pp. 3463–3471, 2011.

- [20] M. Kim, J. H. Jeong, H. J. Lee, T. K. Ahn, H. S. Shin, J.-S. Park, J. K. Jeong, Y.-G. Mo, and H. D. Kim, "High mobility bottom gate ingazno thin film transistors with Siox Etch Stopper," *Applied Physics Letters*, vol. 90, no. 21, p. 212114, 2007.
- [21] E. Fortunato, P. Barquinha, and R. Martins, "Oxide Semiconductor thin-film transistors: A review of recent advances," *Advanced Materials*, vol. 24, no. 22, pp. 2945–2986, 2012.
- [22] T. Y. Chan, J. Chen, P. K. Ko, and C. Hu, "The impact of gate-induced drain leakage current on MOSFET scaling," *1987 International Electron Devices Meeting*, 1987.
- [23] J. Guo, K. Han, S. Subhechha, X. Duan, Q. Chen, D. Geng, S. Huang, L. Xu, J. An, G. S. Kar, X. Gong, L. Wang, L. Li, and M. Liu, "A new surface potential and physics based compact model for a-IGZO tfts at Multinanoscale for high retention and low-power DRAM application," 2021 IEEE International Electron Devices Meeting (IEDM), 2021.
- [24] X. Cheng, S. Lee, G. Yao, and A. Nathan, "TFT Compact Modeling," *Journal of Display Technology*, vol. 12, no. 9, pp. 898–906, 2016.